**July 2007** ## FDD4141 # P-Channel PowerTrench<sup>®</sup> MOSFET -40V, -50A, 12.3m $\Omega$ #### **Features** - Max $r_{DS(on)} = 12.3 \text{m}\Omega$ at $V_{GS} = -10 \text{V}$ , $I_D = -12.7 \text{A}$ - Max $r_{DS(on)} = 18.0 \text{m}\Omega$ at $V_{GS} = -4.5 \text{V}$ , $I_D = -10.4 \text{A}$ - High performance trench technology for extremely low r<sub>DS(on)</sub> - RoHS Compliant #### **General Description** This P-Channel MOSFET has been produced using Fairchild Semiconductor's proprietary PowerTrench technology to deliver low $r_{DS(on)}$ and optimized Bvdss capability to offer superior performance benefit in the applications. and optimized switching performance capability reducing power dissipation losses in converter/inverter applications. #### **Applications** - Inverter - Power Supplies # MOSFET Maximum Ratings $T_C = 25$ °C unless otherwise noted | Symbol | Parameter | | Ratings | Units | | |-----------------------------------|--------------------------------------------------|-----------------------|-----------|-------------|----| | $V_{DS}$ | Drain to Source Voltage | | | -40 | V | | $V_{GS}$ | Gate to Source Voltage | | | ±20 | V | | | Drain Current -Continuous (Package limited) | T <sub>C</sub> = 25°C | | -50 | | | | -Continuous (Silicon limited) | T <sub>C</sub> = 25°C | | -58 | ^ | | ID | -Continuous | T <sub>A</sub> = 25°C | (Note 1a) | -10.8 | Α | | | -Pulsed | | | -100 | | | E <sub>AS</sub> | Single Pulse Avalanche Energy | | (Note 3) | 337 | mJ | | Б | Power Dissipation | T <sub>C</sub> = 25°C | | 69 | W | | $P_{D}$ | Power Dissipation | T <sub>A</sub> = 25°C | (Note 1a) | 2.4 | VV | | T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range | | | -55 to +150 | °C | #### **Thermal Characteristics** | $R_{\theta JC}$ | Thermal Resistance, Junction to Case | 1.8 | °C/W | |-----------------|---------------------------------------------------|-----|------| | $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient (Note 1a) | 52 | C/VV | ### **Package Marking and Ordering Information** | Device Marking | Device | Package | Reel Size | Tape Width | Quantity | |----------------|---------|----------------|-----------|------------|------------| | FDD4141 | FDD4141 | D-PAK (TO-252) | 13" | 12mm | 2500 units | # **Electrical Characteristics** $T_J = 25^{\circ}\text{C}$ unless otherwise noted | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | |----------------------------------------|-------------------------------------------|---------------------------------------------|-----|-----|------|-------| | Off Chara | cteristics | | | | | | | $BV_{DSS}$ | Drain to Source Breakdown Voltage | $I_D = -250 \mu A, V_{GS} = 0 V$ | -40 | | | V | | $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$ | Breakdown Voltage Temperature Coefficient | I <sub>D</sub> = -250μA, referenced to 25°C | | -29 | | mV/°C | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | $V_{DS} = -32V, V_{GS} = 0V$ | | | -1 | μΑ | | I <sub>GSS</sub> | Gate to Source Leakage Current | $V_{GS} = \pm 20V, V_{DS} = 0V$ | | | ±100 | nA | #### On Characteristics | V <sub>GS(th)</sub> | Gate to Source Threshold Voltage | $V_{GS} = V_{DS}, I_{D} = -250 \mu A$ | -1 | -1.8 | -3 | V | |----------------------------------------------------------|----------------------------------------------------------|---------------------------------------------|------|------|-------|-------| | $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage Temperature Coefficient | I <sub>D</sub> = -250μA, referenced to 25°C | | 5.8 | | mV/°C | | | Static Drain to Source On Resistance | $V_{GS} = -10V, I_D = -12.7A$ | | 10.1 | 12.3 | | | roce | | $V_{GS} = -4.5V, I_D = -10.4A$ | | 14.5 | 18.0 | mΩ | | r <sub>DS(on)</sub> Static Drain to Source On Resistance | $V_{GS} = -10V$ , $I_D = -12.7A$ , $T_J = 125^{\circ}C$ | | 15.3 | 18.7 | 11122 | | | g <sub>FS</sub> | Forward Transconductance | $V_{DS} = -5V, I_{D} = -12.7A$ | | 38 | | S | ### **Dynamic Characteristics** | C <sub>iss</sub> | Input Capacitance | ., | 2085 | 2775 | pF | |------------------|------------------------------|-------------------------------------------|------|------|----| | C <sub>oss</sub> | Output Capacitance | $V_{DS} = -20V, V_{GS} = 0V,$<br>f = 1MHz | 360 | 480 | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | 1 - 11/11/2 | 210 | 310 | pF | | $R_g$ | Gate Resistance | f = 1MHz | 4.6 | | Ω | ### **Switching Characteristics** | t <sub>d(on)</sub> | Turn-On Delay Time | ., | | 10 | 19 | ns | |---------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----|----|----| | t <sub>r</sub> | Rise Time | $V_{DD} = -20V, I_{D} = -12.7A,$<br>$V_{GS} = -10V, R_{GEN} = 6\Omega$ | | 7 | 13 | ns | | t <sub>d(off)</sub> | Turn-Off Delay Time | $V_{GS} = -10V, R_{GEN} = 602$ | | 38 | 60 | ns | | t <sub>f</sub> | Fall Time | | | 15 | 27 | ns | | $Q_g$ | Total Gate Charge | V <sub>GS</sub> = 0V to -10V | | 36 | 50 | nC | | Qg | Total Gate Charge | $V_{GS} = 0V \text{ to -5V}$ $V_{DD} = -2I_{D} = -12I_{D} $ | 0V, | 19 | 27 | nC | | Q <sub>gs</sub> | Gate to Source Charge | I <sub>D</sub> = -12. | .7A | 7 | | nC | | $Q_{gd}$ | Gate to Drain "Miller" Charge | | | 8 | | nC | #### **Drain-Source Diode Characteristics** | $V_{SD}$ | Source to Drain Diode Forward Voltage | $V_{GS} = 0V, I_S = -12.7A$ (Note 2) | -0.8 | -1.2 | V | |-----------------|---------------------------------------|--------------------------------------------|------|------|----| | t <sub>rr</sub> | Reverse Recovery Time | -I <sub>=</sub> = -12.7A. di/dt = 100A/μs | 29 | 44 | ns | | $Q_{rr}$ | Reverse Recovery Charge | - 1 <sub>F</sub> = -12.7A, αι/αι = 100A/μS | 26 | 40 | nC | <sup>1:</sup> R<sub>0,IA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>0,IC</sub> is guaranteed by design while R<sub>0,IA</sub> is determined by the user's board design. a) 52°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper b) 100°C/W when mounted on a minimum pad. <sup>2:</sup> Pulse Test: Pulse Width < 300 $\mu$ s, Duty cycle < 2.0%. 3: Starting T<sub>J</sub> = 25°C, L = 3mH, I<sub>AS</sub> = 15A, V<sub>DD</sub> = 40V, V<sub>GS</sub> = 10V. ### Typical Characteristics T<sub>J</sub> = 25°C unless otherwise noted Figure 1. On-Region Characteristics Figure 2. Normalized On-Resistance vs Drain Current and Gate Voltage Figure 3. Normalized On-Resistance vs Junction Temperature Figure 4. On-Resistance vs Gate to Source Voltage Figure 5. Transfer Characteristics Figure 6. Source to Drain Diode Forward Voltage vs Source Current # Typical Characteristics T<sub>J</sub> = 25°C unless otherwise noted Figure 7. Gate Charge Characteristics Figure 9. Unclamped Inductive Switching Capability Figure 11. Forward Bias Safe Operating Area Figure 8. Capacitance vs Drain to Source Voltage Figure 10. Maximum Continuous Drain Current vs Case Temperature Figure 12. Single Pulse Maximum Power Dissipation # **Typical Characteristics** $T_J = 25$ °C unless otherwise noted Figure 13. Transient Thermal Response Curve #### **TRADEMARKS** The following are registered and unregistered trademarks and service marks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. | ACEx <sup>®</sup> | Green FPS™ e-Series™ | POWEREDGE® | SuperSOT™-8 | |-------------------------------------|-------------------------|----------------------------|------------------------| | Build it Now™ | GOT™ | Power-SPM™ | SyncFET™ | | CorePLUS™ | i-Lo™ | PowerTrench <sup>®</sup> | The Power Franchise® | | CROSSVOLT™ | IntelliMAX™ | Programmable Active Droop™ | U ™ | | CTL™ | ISOPLANAR™ | QFĔT <sup>®</sup> | TinyBoost™ | | Current Transfer Logic™ | MegaBuck™ | QS™ | TinyBuck™ | | EcoSPARK <sup>®</sup> | MICROCOUPLER™ | QT Optoelectronics™ | TinyLogic <sup>®</sup> | | FACT Quiet Series™ | MicroFEET™ | Quiet Series™ | TINYOPTO™ | | FACT <sup>®</sup> | MicroPak™ | RapidConfigure™ | TinyPower™ | | FAST <sup>®</sup> | Motion-SPM™ | SMART START™ | TinyPWM™ | | FastvCore™ | OPTOLOGIC <sup>®</sup> | SPM <sup>®</sup> | TinyWire™ | | FPS™ | OPTOPLANAR <sup>®</sup> | STEALTH™ | μSerDes™ | | FRFET <sup>®</sup> | PDP-SPM™ | SuperFET™ | UHC <sup>®</sup> | | Global Power Resourse <sup>SM</sup> | Power220 <sup>®</sup> | SuperSOT™-3 | UniFET™ | | Green FPS™ | Power247 <sup>®</sup> | SuperSOT™-6 | VCX™ | FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used their. 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### PRODUCT STATUS DEFINITIONS #### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild Semiconductor. The datasheet is printed for reference information only. | Rev. 129